# **Lab Assignment 9**

Name – Md Junaid Mahmood

Enrolment Number – 19116040

Department – Computer Science & Engineering

Year - 2<sup>nd</sup> Year

**Part 1)** For the 4-bit full adder the design file (design.txt) and the testbench file (testbench.txt) is placed inside 4-bit Full Adder folder. The 4-bit Full Adder folder is kept inside Part 1 folder in the zip file. Now, in the screenshot attached, we have adopted following convention:

- a represents an input 4-bit number.
- **b** represents an input 4-bit number.
- **c\_in** represents input carry to the first full adder, that is, that adder which is responsible for adding a<sub>0</sub> and b<sub>0</sub>. It is kept 0 throughout the simulation, as we are doing addition only.
- **s** represents an output 5-bit sum.

## Screenshot of the waveform:



The above simulation was run for about 35ns.

The above 4-bit full adder was designed without considering any delay in the NAND gates. Now 1ns delay is introduced into the NAND Gate. The design file (design.txt) and the testbench file (testbench.txt) for 1-bit full adder is placed inside *NAND Gate with Delay* folder. The *NAND Gate with Delay* folder is kept inside *Part 1* folder in the zip file. Now, in the screenshot attached, we have adopted following convention:

- a represents an input bit
- b represents an input bit
- c\_in represents an input carry
- c out represents an output carry
- s represents the output sum

#### Screenshot of the waveform:



Above simulation was carried out for 25ns. At 0ns, a = 0, b = 0 and  $c_in = 0$  were applied. Due to the architecture design of the NAND Gate, both  $c_out$  and s have undefined value for 1ns. Then, some garbage value are shown as output until input to all the 9 NAND gates used in the full adder does not become well defined. Thus, in total it took 2ns for  $c_out$  to become stable and 4ns for s to become stable.

Now at 10ns, input transition from a = 0, b = 0 and  $c_in = 0$  to a = 1, b = 0 and  $c_in = 1$  was applied. After transition, it took 4ns for  $c_in = 0$  to become stable and 5ns for s to become stable. Now for explaining the delay, let us consider the following circuit diagram for full adder:



### 1. For c out

- Since b = 0, as a result output for A1 and A3 is known with certainty to be 1 after 1ns. However, previous value of A1 and A3 was 1 only.
  So, there is no transition and hence there is no delay associated with it.
- However, a = 1. Thus, it will take 1ns to determine the output of A2 as 0, using unchanged output of A1 and input bit a. Thus, by the end of 1ns that is at an instant t = 11ns, output of A1, A2 and A3 are known.
- Since, output of A3 was 1, thus output of A4 cannot be determined until output of A2 is known. Since, output of A2 is known at the end of 1ns, thus, output of A4 was determined to be 1 at the end of 2ns, at an instant t = 12ns.
- Since c\_in was 1, output of A5 cannot be determined until output of A4 is known. Since, output of A4 is known at the end of 2ns, thus, output of A5 was determined to be 0 at the end of 3ns, at an instant given by t = 13ns.

- Since output of A1 was 1, c\_out cannot be determined until output of A5 is known. Since, output of A5 is known at the end of 3ns, thus, c\_out was determined to be 1 with certainty at the end of 4ns, at an instant t = 14ns.
- Thus, total time delay associated with calculation of c\_out in the given transition is 4ns and output of c\_out becomes stable from the time t = 14ns onwards.

#### 2. For s

- The previous output of A5 was 1. Until 3ns, there was no change in the output of A5. Now, c\_in = 1. Thus, at the end of 1ns, that is at instant t = 11ns, output of A7 is 0.
- Now, this change of output of A7, will take 1ns to get reflected in the output s. Thus, at the end of 2ns, that is at instant t = 12ns, output of s is 1.
- Now, output of A5 becomes 0 at t = 13ns. Thus, at t = 14ns, after 1ns delay output of A6 and A7 will become 1 with certainty. Thus, with another 1ns delay, that is at time instant of t = 15ns, output of s will become 0.
- Based on above reasoning, it can be shown that the output of s is 1 from t = 12ns to t = 15ns. After t = 15ns, that is time delay of 5ns, output of s becomes 0 which is correct and it remains stable throughout.

# Part 2) To design and demonstrate a two-bit down counter.

For the 2-bit down counter the design file (design.txt) and the testbench file (testbench.txt) is placed inside *Part 2* folder inside zip file. Now, in the design of the down counter, we have adopted following convention:

- clk represents clock signal and has the period of 10ns
- count is a 2-bit output number for representing output of the counter
- when enable = 1, the counter is enabled and vice versa
- when set = 1, the count is set to (11)<sub>2</sub> if enable = 1, irrespective of the value of the clk

#### Screenshot of the waveform:



Explanation of the waveform: The above simulation was run for 90ns. Enable was set to 1 at 6ns and set was put to 1 at 7ns. Thus, at 7ns count is  $(11)_2$ . At 9ns, set was put to 0 keeping enable signal as it is. Thus, at every rising clock edge, value of counter behaved as desired. It is shown by following output:

- At 15ns, count is (10)<sub>2</sub>.
- At 25ns, count is (01)<sub>2</sub>.
- At 35ns, count is (00)<sub>2</sub>.
- At 45ns, count is (11)<sub>2</sub>.
- At 55ns, count is (10)<sub>2</sub>.

Now, at 58ns, enable is set to 0. Thus, value of count does not change either at the rising clock edge or when set is put to 1. Now, at 78ns, enable is again set to 1. Thus, at 85ns when there was a rising clock edge, value of count became  $(01)_2$ .

Thus, the down counter is functioning correctly.